# The Feasibility of Carbon Nanotubes for Power Delivery in 3-D Integrated Circuits Nauman H. Khan Department of Computer Science Tufts University Medford, MA 02155 Email: nauman@cs.tufts.edu Soha Hassoun Department of Computer Science Tufts University Medford, MA 02155 Email: soha@cs.tufts.edu Abstract—Increased power density and package asymmetry pose challenges in designing power delivery networks for 3-D Integrated Circuits (ICs). The increase in Cu resistivity due to scaling has shifted attention to alternate interconnect technologies. Continued and significant innovations in Carbon Nanotubes (CNTs) manufacturing at CMOS-compatible temperatures with quality low-resistive contacts promise to enable the use of CNTs as a replacement. We investigate in this paper the feasibility of using CNTs for power delivery in 3-D ICs. We evaluate the use of CNTs as Through-Silicon Vias (TSVs) and as wiring for global power delivery grids, fabricated on interposer dies. We assume the CNT interconnect has a mix of single- and multi-walled CNTs with 30% metallic nanotubes. We design a 3-D system-level comparative framework that utilizes select traces from SPEC benchmarks to evaluate improvements of CNTs over Cu. Our results emphasize how CNTs can significantly improve power delivery for 3-D integrated circuits. Using CNTs for on-chip power grid and for TSVs reduces the number of TSVs by 71% when compared to a Cu implementation. For the same substrate area dedicated to power-TSVs, CNTs improve the maximum and average IR drop by 98% and 40%, respectively. Improvements in the Ldi/dt drop are 47% and 18%, respectively. ### I. INTRODUCTION Robust power delivery is one of the ITRS scaling grand challenges due to increasing operating frequencies, increasing power density, and decreasing supply voltages. Increased device density and package asymmetry in a 3-D IC makes power delivery even more challenging. Converting a 2-D IC into a 3-D IC increases the power density by $N^{1/2}$ where N is the number of dies in the 3-D IC [14]. While the die closest to the package receives power directly from the package, Through-Silicon Vias (TSVs) must be used to deliver power to the dies further away from the package. TSVs however create blockages for on-chip routing and require a keep out zone where active devices cannot be manufactured. Minimizing the number of power TSVs (or their area) thus poses a challenge in designing 3-D power delivery networks (PDNs). While several recent efforts address various 3-D power delivery aspects (via stapling [31], analytical physical model[12], TSV granularity/size trade-offs [14], co-optimization with thermal TSVs [18], early TSV estimation [13]), they all assume Copper (Cu) interconnect. We investigate in this paper the feasibility of using Carbon Nanotubes (CNTs) for power delivery in a 3-D IC. While CNTs have been intensely investigated for signal interconnect, and in some cases in the context of 3-D ICs [30] [15], little research explores the use of CNT for power grid, or in the context of 3-D power delivery. An initial study derives guidelines on using CNTs for global power grids [21]. To outperform Cu using single-walled CNTs (SWCNT), a minimum metallic nanotube density of 1 per 2.5 nm<sup>2</sup> is required. A minimum segment length larger than 20 micron is required for multi-walled metallic CNTs (MWCNT) to outperform an equivalent Cu power grid. While interest in utilizing CNT for interconnect has somewhat waned in the past five years due to fabrication challenges, there continues to be new and promising advances in fabrication technologies to integrate CNT with CMOS processes. One fabrication challenge is utilizing CMOS-compatible temperatures (400-450°C) to grow quality CNTs as earlier work on CNT fabrication required high temperatures to form metal nanoparticles needed for CNT growth and to ensure structural quality which degrades at low temperatures. A short survey of recent exciting advances in low-temperature processes is presented by Nessim et al. [22], and the authors describe their process which combines preheating of incoming gases and using substrate temperatures as low as 400°C. Another fabrication challenge is creating contact with the substrate. Several groups report success (reporting contact resistance as low as $35\Omega$ [19]), with the focus now shifting on developing effective and systematic techniques for measuring contact resistance [17], [16]. Thus, utilizing CNTs to replace Cu continues to be a promising option going forward, as predicted by ITRS, especially in light of scaling requirements and Cu's electromigration problems and lower current densities. Our study does not investigate the benefits of CNT TSVs in removing heat as such benefits in a 3-D context have been documented [25]. In this paper, we design a CNT vs. Cu comparative study to evaluate using bundles of CNTs (BCNTs) as TSVs and as on-chip power grid. BCNTs provide redundancy and fault tolerance, and reduce resistivities. Unlike the earlier study [21], the goals of our investigation are to compare the minimum number of power-TSVs needed to secure a desired IR drop, and to evaluate the improvements achieved when using CNTs as a power grid in a realistic system-evaluation context. More specifically, we evaluate two distinct scenarios. First, Fig. 1. 3-D stacked architecture. we evaluate the minimum number of power-TSVs needed to deliver quality power to a representative 3-D IC, shown in Fig. 1, running representative SPEC traces. Second, we evaluate the PDN performance assuming design parameters optimized for a CNT power grid and CNT TSVs. Importantly, instead of focusing on using either SWCNT or MWCNT, we assume a mix of single and multi-walled nanotubes, and that only a portion of the tubes are metallic (conductive). The rest of the paper is organized as follows. We describe our design setup in Section II. We evaluate the minimum number of TSVs needed for 3-D power delivery assuming various CNT/Cu TSV and power grid configurations in Section III. We compare static IR and Ldi/dt analysis for different configurations in Section IV. We summarize our work in Section V. ### II. DESIGN SETUP We present in this section our design setup to compare the use of CNT vs. Cu in 3-D power delivery. We describe the 3-D stacked architecture in Section II-A. To capture IR and Ldi/dt effects, we use both off-chip and on-chip components of PDN as described in Section II-B. CNT-specific design decisions are presented in Section II-C. Calculated CNT/Cu parameters are summarized in Section II-D. ## A. 3-D Stacked Architecture and Power Traces We use a 3-D IC consisting of three dies: a quad-core chipmultiprocessor (PROC), a memory (MEM), and an accelerator engine (ACCL), shown in Fig. 1. Each die is assumed to have an area of 1cm<sup>2</sup>. We consider the thermal/power profile of each die while considering their placement in the 3-D IC. Since PROC has the highest power consumption, we place it adjacent to the heat sink. We place ACCL farthest from the heat sink due to its lowest power consumption. MEM is placed at the center of the stack to allow shorter access paths from/to both PROC and ACCL. Each core of the PROC utilizes 10W of maximum power, and is composed of five functional blocks: floating point unit (FPU), OOO (the rename, register file, result-bus, and window units), INT (integer arithmetic logic unit), Fetch (combines the instruction cache and branch predictor), and Data (represents the data cache and load-store queue). Memory (MEM) and accelerator engine (ACCL) modules utilize a maximum of 20 and 10W, respectively. MEM is assumed to have the same current trace as the L2 Cache, and ACCL has the same current trace as the FPU block representing an FPU accelerator engine. We use an architectural-level power model based on Wattch [4] to estimate the benchmark specific power dissipation in each functional block. For IR analysis we choose the worst-case representative trace samples based on relative power consumption for each functional block, described in [13]. We extract 1428 out of 10 million traces from four SPEC benchmarks (apsi, bzip, equake, and mcf). For Ldi/dt analysis, we use current traces that represent a variety of current patterns: step, pulse, and resonating. These patterns were derived based on the work of Meeta et al. [10], where four SPEC workloads (apsi, bzip, equake, and mcf) were run for 100 million instructions using Wattch, and 2048 cycle snippets of each benchmark (8192 total traces) representing the current patterns were then extracted. # B. Power Delivery Network (PDN) Our PDN model consists of off-chip and on-chip networks, as illustrated in Fig. 2 [10]. Values for the off-chip networks are chosen to match the measured off-chip impedance of the Pentium 4 processor [10]. The on-chip network consists of a global level grid-like structure routed in top metal layers. Each grid element is modeled as a resistance and an inductance in series. In addition, current load points and microconnect or TSV points (TSV-P) alternate throughout the grid as shown in Fig. 3. The TSV-Ps are connected to the C4 bumps either directly or through other stacked layers depending on the position of the on-chip PDN in the stack. The length of each grid element is calculated from the die size (1cm×1cm) and the granularity of on-chip grid. We use a 24×24 on-chip power grid. Table I gives the physical dimensions of the grid element for on-chip power delivery network. A fast circuit solver, based on preconditioned Krylov subspace iterative methods [8], is used to solve the SPICE netlist for the modeled configuration. A decoupling capacitance of 33nF/cm² is assumed in our study, corresponding to device capacitance implementation with 1nm gate oxide thickness (from the ITRS roadmap of 90nm, 65nm technology) occupying 20% of die area [12]. The decoupling capacitance is uniformly distributed along the grid elements in our 3-D IC. $\begin{tabular}{l} TABLE\ I\\ DIMENSIONS\ OF\ A\ GRID\ ELEMENT\ IN\ ON-CHIP\ POWER\ GRID. \end{tabular}$ | Parameter | Value | |-----------|-------| | Length | 208µm | | Width | 104µm | | Height | 0.5µm | Fig. 2. Modeling power delivery network [10]. Fig. 3. A portion of the on-chip power grid for each die. Only select labeling is used. ### C. CNT-Specific Design Setup CNTs usually grow in the vertical direction and various techniques have been proposed to fabricate CNT vias. Duesberg et al. demonstrated chemical vapor deposition (CVD) technique to fabricate CNTs at temperature of 800°C [9]. Mizuhisa et al. and Cantoro et al. have extended this technique and were able to grow CNTs at temperatures up to 450°C and 400°C, respectively [23], [6]. Anyuan et al. have demonstrated the growth of CNT bundles in parallel to the surface by inhibiting the growth in other directions [7]. For *each* on-chip power grid, we propose growing BCNT on a separate silicon die (an interposer) and integrating it with the chip through bonding. The chip connects to the interposer through Cu I/O, solder I/O bonding, or micro bumps. The resistance, capacitance, and inductance of these connectors are minimal because of their aspect ratios. For example, Alam et al. report a capacitance less than 2fF and a resistance close to 40 m $\Omega$ [2]. Thus, in our reference design that utilizes a CNT power grid, the CNT power grid is implemented on a separate interposer die. This power grid consists of two metal layers. We take out the top two metal layers from each die and integrate them on the interposer die. ### D. Cu and CNT Parameters We use CNTs for two components of 3-D PDN: as on-chip power grid and as TSVs. Our design configurations are the followings: - CNT-Grid-CNT-TSV: This configuration uses CNTs for both on-chip power grid and TSVs. - **CNT-Grid-Cu-TSV**: This configuration uses CNTs for on-chip power grid and Cu is used for TSVs. - Cu-Grid-CNT-TSV: This configuration uses Cu-based on-chip power grid and CNTs are used for TSVs. - Cu-Grid-Cu-TSV: This configuration uses Cu for both on-chip power grid and TSVs. Current CNT fabrication techniques have not yet produced 100% metallic SWCNTs with identical diameters. We thus assume a mixed bundle of CNTs: a mixture of SWCNTs and MWCNTs, having different cross-sectional area. We utilize a tool for computing bundle electrical parameters, Carbon Nanotubes Interconnect Analyzer (CNIA), [29], [11]. This tool utilizes bundle geometry and other properties as input to calculate electrical and thermal parameters. We assume CNT bundle density of 4.5E+11 tubes/cm², less than the maximum density of 5E+11 tubes/cm² for the selected diameter. Out of three types of CNT chiralities (zigzag, armchair, and chiral) only armchair nanotubes are metallic and the other two are mostly semi conducting. We therefore assume the probability of metallic tubes to be 0.3. We assume an operating temperature of 60°C, typical of modern processors. The BCNT resistance is dictated by the geometry assumed for the CNT power grid design. Each resulting BCNT segment length is longer than the mean free path when the resistance is dependent on the tube length, as observed experimentally [27], [24]. Imperfect contact resistance is an important parasitic of CNT model. The value of this resistance depends on nanotube diameter and processing technology. For example, Li et al. report an overall resistance of $35\Omega$ for a $25\mu$ m long MWCNT with an outer diameter of 100nm [19]. Massoud et al. show that for global level interconnect with large widths, the contact resistance of the bundle is insignificant [20]. For our analysis, we assume negligible contact resistance. Kinetic and magnetic effects contribute to CNT inductance. Kinetic inductance reflects the net sum of kinetic energy on either side of moving electrons in a nanotube. Earlier experimental observations reported 0.1-4.2nH/µm [28], while later results report no kinetic inductance [5]. Wei Wang et al. give the mathematical details about the relationship of width and kinetic inductance of CNT bundles [29]. For smaller diameters, kinetic inductance is an order of magnitude larger than magnetic inductance. Kinetic inductance depends on the number of shells and number of conduction channels in each shell. Magnetic inductance is produced by time varying currents and the induced magnetic fields. It is dependent on the current loop consisting of the signal line and its return paths. Some work assumes that kinetic inductance dominates magnetic inductance [26], while other work develops a detailed partial inductance model which assumes return paths at infinity [3]. For our analysis, we chose diameter sizes for our bundle that results in kinetic and magnetic inductances of similar magnitudes. We varied diameter mean and standard deviation and computed kinetic inductance. The results are shown in Fig. 4. For all these variations, magnetic inductance remained constant at 1.03E-10H. This shows that kinetic inductance varies exponentially with CNT diameter and as we increase the diameter, kinetic inductance reduces until it becomes comparable to the magnetic one. We choose larger diameters with higher standard deviations for our PDN design. To compute the R & L values of Cu based on-chip power grid elements, we use Predictive Technology Model (PTM) [1] with resistivity $2.2\mu\Omega$ -cm and thermal co-efficient of 3.93E- $03/^{\circ}C$ . These values are shown in the Table II. Fig. 4. Variations in kinetic inductance with respect to average diameter size (x-axis), plotted for two standard deviation assumptions: 0.25 the diameter, and 0.5 the diameter. TABLE II VALUES OF R AND L FOR EACH GRID ELEMENT. | Technology | R | L | |------------|-----------|-----------| | Cu | 1.03E-01Ω | 8.20E-11H | | CNT | 3.19E-03Ω | 1.48E-10H | # III. SUBSTRATE AREA DEDICATED TO TSVs FOR POWER DELIVERY In this experiment, our goal is to evaluate CNTs to reduce the chip area dedicated to TSVs delivering power in a 3-D IC. We use the four configurations described in Section II to explore the TSV area penalty for each configuration. To find the minimum number of TSVs dedicated for power delivery, we use the Improve Worst Violation (IWV) algorithm described in [13]. We run this algorithm for an IR budget of 12% whereas VDD is assumed to be 1V. The total number of TSVs for each benchmark are given in Table III (rows 1-4). We use the maximum number of TSVs at each TSV location across all the benchmarks to derive TSV placement across all the benchmarks. Total number of TSVs and the distribution of TSVs over the floorplan for each 3-D IC configuration are given in Table III (row 5) and Fig. 5, respectively. We conclude the followings: TABLE III Number of TSVs required for each configuration. | Benchmark | CNT | Grid | Cu Grid | | | | |-----------------------|---------|--------|---------|--------|--|--| | | CNT TSV | Cu TSV | CNT TSV | Cu TSV | | | | apsi | 477 | 684 | 871 | 1363 | | | | bzip | 523 | 716 | 1134 | 1866 | | | | equake | 492 | 589 | 598 | 756 | | | | mcf | 525 | 706 | 989 | 1564 | | | | Across all benchmarks | 553 | 736 | 1145 | 1887 | | | Using CNTs for on-chip power grid and as TSVs requires relatively few TSVs to meet the power budget and hence tremendously reduces the area penalty. CNT-Grid-CNT-TSV configuration requires the smallest number of TSVs among the four proposed configurations. The total number of TSVs for CNT-Grid-CNT-TSV are 0.75×, 0.48×, - and $0.29\times$ for CNT-Grid-Cu-TSV, Cu-Grid-CNT-TSV, and Cu-Grid-Cu-TSV, respectively. - Considering the Cu-Grid-Cu-TSV as the base case, TSV area is reduced to 0.38× by changing the grid to CNT. Similarly, we get 0.60× reduction when we fabricate TSVs using CNT. This suggests that CNTs as the on-chip power grid have more impact than CNTs as the TSVs. - Although CNTs as on-chip power grid have huge impact, CNT TSVs still result in significant reduction in area penalty. Our results show that for CNT grid, CNT TSVs reduce the area penalty by 0.75×. - Results presented in Fig. 5 show that at most three TSVs are required at any grid point for the CNT grid, whereas the same for Cu-grid is 14. These multiple TSVs can either be created individually or a single big TSV can serve the purpose. #### IV. COMPARING POWER DELIVERY OF CU AND CNT ### A. IR Analysis Once we have calculated the optimal number of TSVs for each configuration, we evaluate CNTs for IR drops across 3-D PDN. To perform IR analysis for the four configurations, we model the power grid as resistive elements. We use the compressed traces from four SPEC benchmarks (apsi, bzip, equake, and mcf) as described in [13]. We study the relative impact of using CNTs over using Cu in a 3-D PDN. For this purpose, we consider the TSV placement for CNT-Grid-CNT-TSV configuration as the baseline and use this TSV placement for rest of the three configurations. We perform IR analysis for each benchmark and report the maximum voltage drop, the average voltage drop, and the standard deviation in Table IV. We conclude the following: - For CNT Grid, there is not much difference between the CNT and Cu TSV. This shows that CNT-based on-chip power grid dominates and using Cu TSVs has nominal deterioration in the performance. - The impact of CNT TSV is more pronounced when using the Cu-based on-chip grid. For PROC die, there is a 32% and 15% improvement in the maximum and average IR drop, respectively. CNT TSVs reduce the standard deviation by 24% which means a smaller variation in voltage across the PROC die. - The placement of a die in the 3-D stack controls the impact of CNTs on power quality. ACCL, which is closest to package, has the least improvement because it does not have any TSVs. The impact of CNT increases as we move away from the package. - CNT-based power grid performs better than Cu-based power grid. It has an improvement of 98% when using Cu for both on-chip gird and TSVs. On the other hand, CNT grid has an improvement of 66% over using only Cu-based on-chip grid. ### B. Ldi/dt Analysis Our strategy to evaluate CNTs for Ldi/dt performance is similar to the one we used for IR analysis except that we Fig. 5. Substrate area dedicated to TSVs for power delivery in the 3-D IC. The X- and Y-axis are the grid coordinates; the Z-axis represents the number of TSVs placed at each grid coordinate. The Y-axis have different scales in each figure. The quad symmetry is due to utilizing a quad-core chip-multiprocessor. $TABLE\ IV \\ IR\ and\ Ldi/dt\ voltage\ drop\ for\ different\ 3-D\ configurations\ (normalized\ to\ CNT-Grid-CNT-TSV)$ | | PROC | | | MEM | | | ACCL | | | | | | |----------------------|---------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | CNT | CNT | Cu | Cu | CNT | CNT | Cu | Cu | CNT | CNT | Cu | Cu | | | Grid | | CNT | Cu | CNT | Cu | CNT | Cu | CNT | Cu | CNT | Cu | CNT | Cu | | | TSV | | IR Voltage Drop | | | | | | | | | | | | | Maximum Voltage Drop | 1.000 | 0.996 | 1.660 | 1.982 | 1.000 | 0.997 | 1.304 | 1.469 | 1.000 | 1.003 | 1.072 | 1.070 | | Average Voltage Drop | 1.000 | 1.000 | 1.248 | 1.404 | 1.000 | 1.000 | 1.121 | 1.210 | 1.000 | 1.000 | 1.037 | 1.037 | | Standard Deviation | 1.000 | 1.000 | 1.377 | 1.612 | 1.000 | 1.000 | 1.193 | 2.731 | 1.000 | 1.000 | 1.003 | 1.002 | | | Ldi/dt Voltage Drop | | | | | | | | | | | | | Maximum Voltage Drop | 1.000 | 1.051 | 1.272 | 1.475 | 1.000 | 1.035 | 0.966 | 1.060 | 1.000 | 0.985 | 0.993 | 0.975 | | Average Voltage Drop | 1.000 | 1.120 | 1.053 | 1.179 | 1.000 | 1.078 | 1.035 | 1.117 | 1.000 | 0.995 | 1.016 | 1.014 | | Standard Deviation | 1.000 | 0.988 | 0.964 | 1.004 | 1.000 | 0.967 | 0.927 | 0.921 | 1.000 | 0.947 | 0.944 | 0.904 | consider inductive and capacitive components along with resistive network. We use the optimal number of TSVs for CNT-Grid-CNT-TSV. The results are presented in and Table IV. We conclude the following: - The relative impact of CNT, shown in Table IV, shows that CNT TSVs result in better performance for both grid types. For the CNT-grid, we get 5% and 12% improvement in the maximum and average voltage drop in the PROC die, respectively. For the Cu-grid, these improvements are 20% and 13%. These results show that even with fewer TSVs, CNT TSVs outperform the Cu TSVs. - As observed in the IR analysis, die placement in the 3-D IC controls the relative impact of CNTs on the power quality. The transient behavior of Cu is better than that of CNTs for ACCL. This behavior results because ACCL is connected directly to the package using C4 bumps and there was no change in the off-chip PDN or the number of C4 bumps. Decreasing the number of TSV results in isolating ACCL from the rest of the 3-D IC and reduces the sharing across dies. This reduced sharing results in local improvement for ACCL. - Although the CNT grid performs better, the improvement is not as significant when compared to the results of the IR analysis due to the increased inductance of CNTs. For example, CNTs result in an improvement of as high as 98% and 66% for maximum and average IR drop for PROC die. The same numbers for Ldi/dt analysis are limited to 47% and 5%. ### V. CONCLUSION We performed in this paper a detailed comparative study to evaluate the use of CNTs for power delivery in 3-D ICs. We explored the feasibility of using CNTs as TSVs and as an on-chip power grid implemented on interposer dies. The results herein are specific to the architectural setup and CNT modeling assumptions. However, the results are valuable as they are grounded in up-to-date CNT modeling practices (e.g. assuming 30% metallic CNTs) and measurements (e.g. low contact resistance) and they provide the first system-level trace-based evaluation of improvements possible with CNTs. Our results show that CNTs reduce the number of TSVs, and thus area, for power delivery. Using CNTs for TSVs only and for both TSVs and on-chip power grid reduced the area requirement by 40% and 71%, respectively, over an equivalent Cu implementation. We performed IR and Ldi/dt analysis for different design configurations with CNT-optimal TSV placements. Using CNTs either for the on-chip power grid, or for TSVs, or for both improved power quality. For the same optimal substrate area dedicated to Cu-based power delivery, CNTs can improve the average voltage drop by 40% for IR analysis and by 18% for Ldi/dt analysis. # REFERENCES - [1] Predictive technology model (PTM). http://www.eas.asu.edu/~ptm/. - [2] Syed M. Alam, Robert E. Jones, Shahid Rauf, and Ritwik Chatterjee. Inter-Strata Connection Characteristics and Signal Transmission in Three-Dimensional (3D) Integration Technology. In 8th International Symposium on Quality Electronic Design, pages 580–585, 2007. - [3] M.W. Beattie and L.T. Pileggi. Inductance 101: Modeling and Extraction. 38th Design Automation Conference, pages 323–328, 2001. - [4] D. Brooks, V. Tiwari, and M. Martonosi. Wattch: A Framework for Architectural-Level Power Analysis and Optimizations. In 27th International Symposium on Computer Architecture, pages 83–94, 2000. - [5] P.J. Burke. Luttinger Liquid Theory as a Model of the Gigahertz Electrical Properties of Carbon Nanotubes. *IEEE Transactions on Nanotechnology*, 1(3):129–144, 2002. - [6] M. Cantoro, S. Hofmann, S. Pisana, V. Scardaci, A. Parvez, C. Ducati, A.C. Ferrari, A.M. Blackburn, K.Y. Wang, and J. Robertson. Catalytic Chemical Vapor Deposition of Single-Wall Carbon Nanotubes at Low Temperatures. *Nano Letters*, 6(6):1107–1112, 2006. - [7] A. Cao, R. Baskaran, M.J. Frederick, K. Turner, P.M. Ajayan, and G. Ramanath. Direction-Selective and Length-Tunable In-Plane Growth of Carbon Nanotubes. *Advanced Materials*, 15(13):1105–1109, 2003. - [8] Tsung-Hao Chen and Charlie Chung-Ping Chen. Efficient Large-Scale Power Grid Analysis Based on Preconditioned Krylov-Subspace Iterative Methods. In *IEEE/ACM Design Automation Conference*, pages 559–562, 2001. - [9] G. S. Duesberg, A. P. Graham, F. Kreupl, M. Liebau, R. Seidel, E. Unger, and W. Hoenlein. Ways Towards the Scaleable Integration of Carbon Nanotubes into Silicon Based Technology. *Diamond and Related Materials*, 13(2):354–361, 2004. - [10] M.S. Gupta, J.L. Oatley, R. Joseph, Gu-Yeon Wei, and D.M. Brooks. Understanding Voltage Variations in Chip Multiprocessors using a Distributed Power-Delivery Network. In *Design, Automation Test in Europe*, pages 1–6, 2007. - [11] W. Haruehanroengra, S.; Wang. Analyzing Conductance of Mixed Carbon-Nanotube Bundles for Interconnect Applications. *IEEE Electron Device Letters*, 28(8):756–759, 2007. - [12] Gang Huang, M. Bakir, A. Naeemi, H. Chen, and J.D. Meindl. Power Delivery for 3D Chip Stacks: Physical Modeling and Design Implication. In *IEEE Electrical Performance of Electronic Packaging*, pages 205–208, 2007. - [13] N.H. Khan, S.M. Alam, and S. Hassoun. Early Estimation of TSV Area for Power Delivery in 3-D Integrated Circuits. In *IEEE International Conference on 3D System Integration*, pages 1–7, 2010. - [14] N.H. Khan, S.M. Alam, and S. Hassoun. Power Delivery Design for 3-D ICs Using Different Through-Silicon Via (TSV) Technologies. *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, 19(4):647–658, April 2011. - [15] Bruce C. Kim, Sukeshwar Kannan, Anurag Gupta, Falah Mohammed, and Byoungchul Ahn. Development of carbon nanotube based throughsilicon vias. *Journal of Nanotechnology in Engineering and Medicine*, 1(2), 2010. - [16] Indranil Lahiri, Debrupa Lahiri, Sungho Jin, Arvind Agarwal, and Wonbong Choi. Carbon nanotubes: How strong is their bond with the substrate? ACS Nano, 5(2):780 – 787, 2011. - [17] Chun Lan, Pornsak Srisungsitthisunti, Placidus B. Amama, Timothy S. Fisher, Xianfan Xu, and Ronald G. Reifenberger. Measurement of metal/carbon nanotube contact resistance by adjusting contact length using laser ablation. *Nanotechnology*, 19(12), 2008. - [18] Young-Joon Lee, R. Goel, and Sung Kyu Lim. Multi-Functional Interconnect Co-Optimization for Fast and Reliable 3D Stacked ICs. In IEEE/ACM International Conference on Computer-Aided Design, pages 645–51, 2009. - [19] H.J. Li, W.G. Lu, J.J. Li, X.D. Bai, and C.Z. Gu. Multichannel Ballistic Transport in Multiwall Carbon Nanotubes. *Physics Review Letters*, 95(8):86601–86601, 2005. - [20] Yehia Massoud and Arthur Nieuwoudt. Modeling and Design Challenges and Solutions for Carbon Nanotube-Based Interconnect in Future High Performance Integrated Circuits. ACM Journal on Emerging Technologies in Computing Systems, 2(3):155–196, 2006. - [21] Azad Naeemi, Gang Huang, and James D. Meindl. Performance Modeling for Carbon Nanotube Interconnects in On-Chip Power Distribution. In *Electronic Components and Technology Conference*, pages 420–428, 2007. - [22] Gilbert D. Nessim, Matteo Seita, Kevin P. O'Brien, A. John Hart, Ryan K. Bonaparte, Robert R. Mitchell, and Carl V. Thompson. Low temperature synthesis of vertically aligned carbon nanotubes with electrical contact to metallic substrates enabled by thermal decomposition of the carbon feedstock. *Nano Letters*, 9(10):3398 – 3405, 2009. - [23] M. Nihei, D. Kondo, A. Kawabata, S. Sato, H. Shioya, M. Sakaue, T. Iwai, M. Ohfuti, and Y. Awano. Low-Resistance Multi-Walled Carbon Nanotube Vias with Parallel Channel Conduction of Inner Shells. In IEEE 2005 International Interconnect Technology Conference, pages 234–236. June 2005. - [24] Ji-Yong Park, S. Rosenblatt, Y. Yaish, V. Sazonova, H. Ustunel, S. Braig, T.A. Arias, P.W. Brouwer, and P.L. McEuen. Electron-Phonon Scattering in Metallic Single-Walled Carbon Nanotubes. *Nano Letters*, 4(3):517– 520, 2004. - [25] S.G. Singh and Chuan Seng Tan. Impact of Thermal Through Silicon via (TTSV) on the Temperature Profile of Multi-Layer 3-D Device Stack. 2009 IEEE International Conference on 3D System Integration (3DIC), 2009. - [26] N. Srivastava and K. Banerjee. Performance Analysis of Carbon Nanotube Interconnects for VLSI Applications. In *International Conference* on Computer Aided Design, pages 383–390, 2005. - [27] H. Stahl, J. Appenzeller, R. Martel, P. Avouris, and B. Lengeler. Intertube Coupling in Ropes of Single-Wall Carbon Nanotubes. *Physics Review Letters*, 85(24):5186–5189, 2000. - [28] R. Tarkiainen, M. Ahlskog, J. Penttilä, L. Roschier, P. Hakonen, M. Paalanen, and E. Sonin. Multiwalled Carbon Nanotube: Luttinger Versus Fermi Liquid. *Physics Review B*, 64(19):195412–195415, October 2001 - [29] W. Wang, S. Haruehanroengra, L. Shang, and M. Liu. Inductance of Mixed Carbon Nanotube Bundles. *Micro and Nano Letters*, 2(2):35–39, 2007 - [30] Chuan Xu, Hong Li, Roberto Suaya, and Kaustav Banerjee. Compact ac modeling and performance analysis of through-silicon vias in 3-d ics. *IEEE Transactions on Electron Devices*, 57(12):3405 – 3417, 2010. - [31] Hao Yu, Joanna Ho, and Lei He. Simultaneous Power and Thermal Integrity Driven Via Stapling in 3D ICs. In *IEEE/ACM International Conference on Computer-Aided Design*, pages 802–808, 2006.